

Application Note

February 1999

AN016

## Introduction

One of the popular pastimes of the nineteen sixties was to predict the explosive growth of digital data processing, fed by the newly-developed semiconductor MSI circuits, and the subsequent demise of analog circuitry. The first part of this prediction has certainly come true - the advent of the microprocessor has caused, and will continue to cause, a revolution in digital processing which was unthinkable 10 years ago. But far from causing the demise of analog systems, the reverse has occurred. Nearly all the data being processed (with the notable exception of financial data) consists of physical parameters of an analog nature - pressure, temperature, velocity, light intensity and acceleration to name but a few. In every instance this analog information must be converted into its digital equivalent, using some form of A/D converter. Converter products are thus assuming a key role in the realization of data acquisition systems.

Increased use of microprocessors has also caused dramatic cost reductions in the digital components of a typical system. The \$8000 minicomputer of a few years ago is being replaced by a \$475 dedicated microprocessor board. This trend is also being reflected in the analog components. No longer is it possible to justify buying a \$400 data acquisition module when a dedicated system, adequate for the task under consideration, can be put together for \$50.

Thus, many engineers, who in the past have had limited exposure to analog circuitry, are having to come to grips with the characteristics of A/D converters, sample and holds, multiplexers and operational amplifiers. Contrary to the propaganda put out by many of the specialty module houses, there is nothing mysterious about these components or the way they interface with one another. Now that many of them are available as one or two chip MSI circuits, a block diagram may be turned into a working piece of hardware with relative ease.

The purpose of this note is to compare and contrast the more popular A/D designs, and provide the reader with sufficient information to select the most appropriate converter for his or her needs.

## The Important Parameters

Let's begin by taking a look at some actual systems, since this will illustrate the diversity of performance required of A-to-D converters.

### Case 1

A seismic recording truck is situated over a potential natural gas site. Some 32 recording devices are laid out over the surrounding area. An explosive charge is detonated and in a matter of seconds it is all over. During that time it is necessary to scan each recorder every 100µs. Speed is clearly the most important requirement. In this instance, 12-bit accuracy is not required; and, since the truck contains many thousands of dollars of electronics, cost is not a critical parameter. The A/D will be a high speed successive approximation design.

### Case 2

A semiconductor engineer is measuring the 'thermal profile' of a furnace. It is necessary to make measurements accurate to a few tenths of a degree Centigrade, which is equivalent to a few  $\mu V$  of thermocouple output. Sampling rates of a few readings per second are adequate and costs should be kept low. The integrating ('dual slope', 'triphasic', 'quad slope', depending on which manufacturer you go to) A/D is the only type capable of the required precision/cost combination. It has the added advantage of maintaining accuracy in a noisy environment.

### Case 3

A businessman is talking to his sales office in Rome. Assuming the phone company is not on strike, his voice will be sampled at a 10kHz rate, or thereabouts, in order not to lose information in the audio frequency range up to 5kHz. This requires a medium accuracy (8-bit) A/D with a cycle time of 100µs or less. In this application the integrating type is not fast enough, so it is necessary to use a slow (for this approach) successive approximation design.

These examples serve to introduce both the two most popular conversion techniques (successive approximation and integrating) and the three key parameters of a converter, i.e., speed, accuracy and cost. In fact, the first choice in selecting an A/D is between successive approximation and integrating, since greater than 95% of all converters fall into one of these two categories.

If we look at the whole gamut of available converters, with conversion speeds ranging from 100ms to less than 1µs, we see that these two design approaches divide the speed spectrum into two groups with almost no overlap (Table 1). However, before making a selection solely on the basis of speed, it is important to have an understanding of how the converters work, and how the data sheet specifications relate to the circuit operation.

TABLE 1.

|                             |                     | CONVERSION TIME |            |            |            |
|-----------------------------|---------------------|-----------------|------------|------------|------------|
| TYPE OF CONVERTER           | RELATIVE<br>SPEED   | 8<br>BITS       | 10<br>BITS | 12<br>BITS | 16<br>BITS |
| Integrating                 | Slow                | 20ms            | 30ms       | 40ms       | 250ms      |
|                             | Medium              | 1ms             | 5ms        | 20ms       | -          |
|                             | Fast                | 0.3ms           | 1ms        | 5ms        | -          |
| Successive<br>Approximation | General<br>Purpose  | 30μs            | 40μs       | 50μs       | -          |
|                             | High<br>Performance | 10μs            | 15µs       | 20μs       | 400μs      |
|                             | Fast                | 5μs             | 10μs       | 12µs       | -          |
|                             | High Speed          | 2μs             | 4μs        | 6μs        | -          |
|                             | Ultra-Fast          | 0.8μs           | 1μs        | 2μs        | -          |

# The Integrating Converter

### Summary of Characteristics

As the name implies, the output of an integrating converter represents the integral or average value of an input voltage over a fixed period of time. A sample-and-hold circuit, therefore, is not required to freeze the input during the measurement period, and noise rejection is excellent. Equally important, the linearity error of integrating converters is small since they use time to quantize the answer - it is relatively easy to hold short-term clock jitter to better than 1 in  $10^6$ .

The most popular integrating converter uses the dual-slope principle, a detailed description of which is given in Application Note AN017 [1].

Its advantages and disadvantages may be summarized as follows:

### Advantages

- Inherent Accuracy
- Non-Critical Components
- · Excellent Noise Rejection
- · No Sample and Hold Required
- · Low Cost
- · No Missing Codes

## Disadvantages

• Low Speed (typically 3 to 100 readings/s)

In a practical circuit, the primary errors (other than reference drift) are caused by the non-ideal characteristics of analog switches and capacitors. In the former, leakage and charge injection are the main culprits; in the latter, dielectric absorption is a source of error. All these factors are discussed at length in Application Note AN017 [1].

A well-designed dual slope circuit such as Intersil's ICL7135 is capable of  $4^{1}/_{2}$  digit performance ( $\pm 1$  in  $\pm 20,000$ ) with no

critical tweaks or close tolerance components other than a stable reference.

### **Timing Considerations**

In a typical circuit, such as the ICL7135 referred to above, the conversion takes place in three phases as shown in Figure 1. Note that the input is actually integrated or averaged over a period of 10,000 clock pulses (or 83.3ms with a 120kHz clock) within a conversion cycle of 40,000 clock pulses in total. Also note that the actual business of looking at the input signal does not begin for 10,000 clock pulses, since the circuit first goes into an auto-zero mode. For a  $3^{1}/_{2}$  digit product, such as the ICL7106 or ICL7107, the measurement period is 1000 clock pulses (or 8.33ms with a 120kHz clock).



FIGURE 1.  $4^{1}/_{2}$  DIGIT A/D CONVERTER (ICL7135) TIMING DIAGRAM

These timing characteristics give the dual slope circuit both its strengths and its weaknesses. By making the signal integrate period an integral number of line frequency periods, excellent 60Hz noise rejection can be obtained. And of course integrating the input signal for several milliseconds smooths out the effect of high frequency noise.

But in many applications such as transient analysis or sampling high frequency waveforms, averaging the input over several milliseconds is totally unacceptable. It is of course feasible to use a sample and hold at the input, but the majority of systems that demand a short measurement window also require high speed conversions.

# The Successive Approximation Converter How It Works

The heart of the successive approximation A/D is a digital-toanalog converter (DAC) in a feedback loop with a comparator and some clever logic referred to as a "successive approximation register" (SAR). Figure 2 shows a typical system. The DAC output is compared with the analog input, progressing from the most significant bit (MSB) to the least significant bit (LSB) one bit at a time. The bit in question is set to one. If the DAC output is less than the input, the bit in question is left at one. If the DAC output is greater than the input, the bit is set to zero. The register then moves on to the next bit. At the completion of the conversion, those bits left in the one state cause a current to flow at the output of the DAC which should match  $I_{\mbox{\scriptsize IN}}$  within  $\pm^1/_2$  LSB. Performing an 'n' bit conversion requires only 'n' trials, making the technique capable of high speed conversion.



FIGURE 2. SUCCESSIVE APPROXIMATION A/D CONVERTER

The advantages and disadvantages of successive approximation converters may be summarized as follows:

### Advantages

• High Speed (typically 100,000 conversions/s)

### Disadvantages

- · Several Critical Components
- · Can Have Missing Codes
- Requires Sample and Hold
- · Difficult to Auto-Zero
- · High Cost

### **Error Sources**

The error source in the successive approximation converter are more numerous than in the integrating type, with contributions from both the DAC and the comparator. The DAC generally relies on a resistor ladder and current or voltage switches to achieve quantization. Maintaining the correct impedance ratios over the operating temperature range is much more difficult than maintaining clock pulse uniformity in an integrating converter.

The data sheet for a hypothetical A/D might contain the following accuracy related specifications:

Resolution 10 Bits

Quantization Uncertainty  $\pm^{1}/_{2}$  LSB

Relative Accuracy  $\pm^{1}/_{2}$  LSB

Differential Nonlinearity  $\pm^{1}/_{2}$  LSB

Gain Error Adjustable to zero at 25<sup>o</sup>C

Gain Temperature Coefficient ±10ppm of Full Scale

Reading/<sup>o</sup>C

Offset Error Adjustable to zero at 25°C
Offset Temperature ±20ppm of Full Scale

Coefficient Reading/OC

Now, referring to the Definition of Terms section in this Application Note, what does this tell us about the product? First of all, being told that the **quantization uncertainty** is  $\pm^1/_2$  LSB is like being told that binary numbers are comprised of ones and zeros - it's part of the system. The **relative accuracy** of  $\pm^1/_2$  LSB, guaranteed over the temperature range, tells us that after removing gain and offset errors, the transfer function never deviates by more than  $\pm^1/_2$  LSB from where it should be. That's a good specification, but note that gain and offset errors have been adjusted prior to making the measurement. Over a finite temperature range, the temperature coefficients of gain and offset must be taken into account.

The **differential non-linearity** of  $\pm^{1}/_{2}$  LSB maximum is also guaranteed over temperature; this ensures that there are no missing codes.

The **gain temperature coefficient** is 10ppm of FSR per  $^{o}$ C, or 0.001% per  $^{o}$ C. Now 1 LSB in a 10-bit system is 1 part in 1024, or approximately 0.1%. So a  $50^{o}$ C temperature change from the temperature at which the gain was adjusted (i.e., from +25 $^{o}$ C to +75 $^{o}$ C) could give rise to  $\pm ^{1}/_{2}$  LSB error. This error is separate from, and in the limit could add to, the relative accuracy specification.

The **offset temperature coefficient** of 20ppm per  $^{o}$ C give rise to  $\pm 1$  LSB error (over a  $+25^{o}$ C to  $+75^{o}$ C range) by the same reasoning applied to the gain tempco. The reference contributes an error in direct proportion to its percentage change over the operating temperature range.

We can summarize the effect of the major error sources:

Relative Accuracy  $\pm \frac{1}{2}$  LSB or  $\pm 0.05\%$ Gain Temperature Coefficient  $\pm \frac{1}{2}$  LSB or  $\pm 0.05\%$ Offset Temperature Coefficient  $\pm 1$  LSB or  $\pm 0.1\%$ 

A straight forward RMS summation shows that the A/D is  $10 \text{ bits} \pm 1^{1}/_{4} \text{ LSB}$  over a  $0^{\circ}\text{C}$  to  $+75^{\circ}\text{C}$  temperature range. However, it is over-optimistic to RMS errors with such a small number of variables, and yet we do know that the error cannot exceed  $\pm 2 \text{ LSB}$ . A realistic estimate might place the accuracy of  $10 \text{ bits} \pm 1^{1}/_{2} \text{ LSB}$ .

### **Timing Considerations**

All successive approximation converters have essentially similar timing characteristics, Figure 3. Holding the start input low for at least a clock period initiates the conversion. The

MSB is set low and all the other bits high for the first trial. Each trial takes one clock period, proceeding from the MSB to the LSB. Note that, in contrast to the integrating converter, a serial output arises naturally from this conversion technique.



NOTE: For purposes of illustration, Serial Data Out waveform shown for 01010101.

FIGURE 3. SUCCESSIVE APPROXIMATION A/D CONVERTER TYPICAL TIMING DIAGRAM



FIGURE 4. MAXIMUM INPUT SIGNAL RATE CHANGE (A) AND SINEWAVE FREQUENCY (B) AS A FUNCTION OF SAMPLING OR APERTURE TIME FOR  $\pm^1/_2$  LSB ACCURACY IN "n" BITS

Although the successive approximation A/D is capable of very high conversion speeds, there is an important limitation on the slew rate of the input signal. Unlike integrating designs, no averaging of the input signal takes place. To maintain accuracy to 10 bits, for example, the input should not change by more than  $\pm^1/_2$  LSB during the conversion period. Figure 4A shows maximum allowable dV/dt as a function of sampling (or aperture) time for various conversion resolutions. Now for a sinusoidal waveform represented by Esin ( $\omega t$ ), the maximum rate of change of voltage  $\Delta e/\Delta t$  is  $2\pi f E$ . The amplitude of one  $^1/_2$  LSB is  $E/2^n$ , since the peak-to-peak amplitude is 2E. So the change in input amplitude  $\Delta e$  is given by:

$$\Delta e = E/2^n = 2\pi f E \Delta T, \text{ where } \Delta T = \text{ conversion time}$$
 
$$f \text{max} = \frac{1}{2}\pi \Delta T 2^n \tag{EQ. 1}$$

This is the highest frequency that can be applied to the converter input without using a sample and hold. For n = 10 bits,  $\Delta T = 10 \mu s$ , f max = 15.5 Hz. Frequencies this low often come as a surprise to first time users of so-called high speed A/D converters, and explain why the majority of nonintegrating converters are preceded by a sample and hold. Figure 4B plots Equation 1 for a range of  $\Delta T$  values. Note that when a sample and hold is used,  $\Delta T$  is the aperture time of the S and H. With the help of a sample and hold such as Intersil's IH5110 (worst case aperture time = 200ns), f max in the above example becomes 780Hz.

Consideration must also be given to the input stage time constant of both the sample and hold, if there is one, and the converter. The number of time constants taken to charge a capacitor within a given percentage of full scale is shown in Figure 5. For example, consider a product with a 10pF input capacitance driven by a signal source impedance of  $100k\Omega$ . For 12-bit accuracy, at least 9 time constants, or  $9\mu s$ , should be allowed for charging.



FIGURE 5. VOLTAGE ACROSS A CAPACITOR (AS % OF FINAL VALUE) vs TIME (# OF TIME CONSTANTS)

### Converter Checklist

In selecting a converter for a specific application, it will be helpful to go through the following checklist, matching required performance against data sheet guarantees:

- a) How many bits?
- b) What is total error budget over the temperature range?
- c) What is full scale reading and magnitude of LSB? Make sure that the 95% noise is substantially less than the magnitude of the LSB. If no noise specifications are given, assume that the omission is intentional!
- d) What input characteristics are required? With most successive approximation converters, the input resistance is low ( $\cong$  5k $\Omega$ ) since one is looking into the comparator summing junction. In a well designed dual slope circuit, there should be a high input resistance buffer ( $R_{IN} \cong 10^{12}\Omega$ ) included within the auto-zero loop.

e) What aperture time (or measurement window) is

- required?

  If an averaged value of the input signal (over some milliseconds) is acceptable, use an integrating converter. Refer to Figure 4 for systems where an averaged value of the input is not acceptable. Remember most successive approximation systems rely on a sample and hold to 'freeze' the input while the conversion is taking place. Thus the sample and hold characteristics should be matched to the input signal slew rate, and the A/D converter characteristics matched to the required conversion rate.
- f) What measurement frequency is required? This will determine the maximum allowable conversion time (including auto-zero time for integrating types).
- g) Is microprocessor compatibility important? Some A/Ds interface easily with microprocessors; others do not. Application Note AN054 [2] explores the microprocessor interface in considerable depth.
- h) Does the converter form part of a multiplexed data acquisition system? Note that some integrating converters assess polarity based on the input voltage during the previous conversion cycle. Such designs are clearly unsuitable for multiplexed inputs where the signal polarity bears no relationship to the previously measured value. They can also give trouble with inputs hovering around zero.
- i) Is 60Hz rejection important? If the line frequency rejection capabilities of the integrating converter are important, make sure that the duration of the measurement (input integrate) period is a fixed number of clock pulses. In some designs, the input integration time is programmed by the auto-zero information, making rejection of specific frequencies impossible.

# Multiplexed Data Systems

The foregoing discussion has summarized the characteristics of A/D converters as stand-alone components. However, one of the most important applications for A/Ds is as part of a multiplexed data acquisition system. Traditionally, systems of this type have used analog signal transmission between the transducer and a central multiplexer/converter console (Figure 6A). To sample 100 data points 25 times per second requires a 100 input analog multiplexer and an A/D capable of 2500 conversions per second. A successive approximation converter would be the obvious choice.

Another approach, which becomes attractive with the availability of low cost IC converters, is to use localized A/D conversion with digital transmission back to a central console. In the limit one could use a converter per transducer, but it is often more economical to have a local conversion station servicing several transducers (Figure 6B). Several advantages result from this approach. First, digital transmission is more satisfactory in a noisy environment, and lends itself to optical isolation techniques better than analog transmission. Second, using local conversion stations significantly reduces the number of interconnects back to the central processor. When one considers that the instrumentation for a typical power plant uses 4.5 million feet of cable, this can result in real cost savings. Finally, by sharing the conversion workload among several A/Ds, it is frequently possible to switch from a successive approximation to a dual slope design.

# **Definition of Terms**

**Quantization Error.** This is the fundamental error associated with dividing a continuous (analog) signal into a finite number of digital bits. A 10-bit converter, for example, can only identify the input voltage to 1 part in  $2^{10}$ , and there is an unavoidable output uncertainty of  $\pm^{1}/_{2}$  LSB (Least Significant Bit). See Figure 7.

**Linearity.** The maximum deviation from a straight line drawn between the end points of the converter transfer function. Linearity is usually expressed as a fraction of LSB size. The linearity of a good converter is  $\pm ^{1}/_{2}$  LSB. See Figure 8.

SAMPLE AND HIGH SPEED MPU MEMORY
AND HOLD START

START

START

NTERFACE

FIGURE 6A. DATA ACQUISITION USING ONE CENTRAL A/D

CHANNEL ADDRESS

**Differential Nonlinearity.** This describes the variation in the analog value between adjacent pairs of digital numbers, over the full range of the digital output. If each transition is equal to 1 LSB, the differential nonlinearity is clearly zero. If the transition is 1 LSB  $\pm^{1}/_{2}$  LSB, then there is a differential linearity error of  $\pm^{1}/_{2}$  LSB, but no possibility of missing codes. If the transition is 1 LSB  $\pm^{1}$  LSB, then there is the possibility of missing codes. This means that the output may jump from, say, 011....111 to 100....001, missing out 100....000. See Figure 9.

**Relative Accuracy.** The input to output error as a fraction of full scale, with gain and offset errors adjusted to zero. Relative accuracy is a function of linearity, and is usually specified at less than  $\pm^{1}/_{2}$  LSB.

**Gain Error.** The difference in slope between the actual transfer function and the ideal transfer function, expressed as a percentage. This error is generally adjustable to zero by adjusting the input resistor in a current-comparing successive approximation A/D. See Figure 10.

**Gain Temperature Coefficient.** The deviation from zero gain error on a 'zeroed' part which occurs as the temperature moves away from 25°C. See Figure 10.

**Offset Error.** The mean value of input voltage required to set zero code out. This error can generally be trimmed to zero at any given temperature, or is automatically zeroed in the case of a good integrating design.

**Offset Temperature Coefficient.** The change in offset error as a function of temperature.

### References

For Intersil documents available on the Internet, see web site http://www.intersil.com/ Intersil AnswerFAX (407) 724-7800.

- AN017 Application Note, Intersil Corporation, "The Integrating A/D Converter", AnswerFAX Doc. No. 9017.
- [2] AN054 Application Note, Intersil Corporation, "Display Driver Family Combines Convenience of Use with Microprocessor Interfaceability", AnswerFAX Doc. No. 9054.



FIGURE 6B. DATA ACQUISITION USING SEVERAL LOCAL A/Ds

**ELEMENT** 



FIGURE 7. IDEAL A/D CONVERSION



FIGURE 8. LINEARITY ERROR



FIGURE 9. DIFFERENTIAL NONLINEARITY



FIGURE 10. GAIN ERROR

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com