Figure A of Question 6 shows a diagram of a circuit made up of JK FLIP FLOPS components, which respond to the
.decrease of each CLOCK
For the SI input, the DATA information signal, shown in Figure B, is provided .
Assume that at time T = 0
Q1 = Q2 = Q3=0.
A. Indicate the purpose of the circuit shown in Figure A.(In the file attached).
B. Indicate a possible use of the circuit shown in Figure A.
Thanks a lot
So can you drew the right waveforms of Q1;Q2; and Q3?
In all cases j1=j2=j3=1
and k1=k2=k3=0
so q should be high.
Why am I wrong?
j=1 and k=0 is reset and not setup up as you said.
thanks a lot
Q (and /Q) change immediately after the clock edge; typically a few nanosecond in real devices.
The J & K (or D for D type) inputs need to be valid for typically a few nanoseconds before the clock edge, to be accepted.
So, the input data is shifted through one stage per clock pulse; that's what a "shift register" does:
Your own PDF (second one) is showing the same effect, the input data is being shifted by each stage as it is clocked. Just happens you have 3 stages instead of 4 as shown by RJen. Number of stages is irrelevant, it is the concept of shifting that is being shown.
Why not? Is that a realistic occurrence in a real system? What would be the point in filling up a register with either 1's or 0's and not letting the input change. Where did you acquire such a quaint notion?
Hi
A. What is the purpose of this system?(In the attached file).
B. The table below shows the initial state of the input IN and of the outputs Q0, Q1 and Q2.
Copy to your notebook the table and complete in it the condition of each of the finds for
Knocks 1-5.
C. Copy to your notebook the clock pulses in Figure B and draw, one below the other, the shape
Wave at each of the outputs Q0, Q1, Q2, for pulses 1–5.